DCDC_LP_STATE_HYS_H=00, DCDC_LP_STATE_HYS_L=00
DCDC REGISTER 0
| DCDC_DISABLE_AUTO_CLK_SWITCH | Disable automatic clock switch from internal oscillator to external clock. |
| DCDC_SEL_CLK | Select external clock for DCDC when DCDC_DISABLE_AUTO_CLK_SWITCH is set. |
| DCDC_PWD_OSC_INT | Power down internal oscillator. Only set this bit when 32M crystal oscillator is available. |
| DCDC_LP_DF_CMP_ENABLE | Enable low power differential comparators, to sense lower supply in pulsed mode |
| DCDC_VBAT_DIV_CTRL | Controls VBAT voltage divider |
| DCDC_LP_STATE_HYS_L | Configure the hysteretic lower threshold value in low power mode 0 (00): Target voltage value - 0 mV 1 (01): Target voltage value - 25 mV 2 (10): Target voltage value - 50 mV 3 (11): Target voltage value - 75 mV |
| DCDC_LP_STATE_HYS_H | Configure the hysteretic upper threshold value in low power mode 0 (00): Target voltage value + 0 mV 1 (01): Target voltage value + 25 mV 2 (10): Target voltage value + 50 mV 3 (11): Target voltage value + 75 mV |
| HYST_LP_COMP_ADJ | Adjust hysteretic value in low power comparator. |
| HYST_LP_CMP_DISABLE | Disable hysteresis in low power comparator. |
| OFFSET_RSNS_LP_ADJ | Adjust hysteretic value in low power voltage sense. |
| OFFSET_RSNS_LP_DISABLE | Disable hysteresis in low power voltage sense. |
| DCDC_LESS_I | Reduce DCDC current. It will save approximately 20 uA in RUN. |
| PWD_CMP_OFFSET | Power down output range comparator |
| DCDC_XTALOK_DISABLE | Disable xtalok detection circuit. |
| PSWITCH_STATUS | Status register to indicate PSWITCH status |
| VLPS_CONFIG_DCDC_HP | Selects behavior of DCDC in device VLPS low power mode |
| VLPR_VLPW_CONFIG_DCDC_HP | Selects behavior of DCDC in device VLPR and VLPW low power modes |
| DCDC_STS_DC_OK | Status register to indicate DCDC lock |